# Introduction / Ramp-Up Workshop

Lab 01

#### **Table of contents**

01

**Theory** 

Introduction to Course.

03

**FPGA Porting** 

Implement Logic with VS code Lushy lab Extension and Ported on FPGA

02

Setup

Getting Setup Of Lushy
Lab Extension.

04

**Exercise** 

Tasks For Exercise

# 01 Introduction to Course.

Big Picture Overview Of the Course

#### Introduction

Welcome to our beginner-friendly course on hardware design and FPGA programming! This program is tailored for those eager to learn the essentials of creating hardware designs and effectively porting them onto FPGA (Field Programmable Gate Array) platforms. Central to this learning experience is the indispensable role of Lushy Lab, providing a user-friendly VS Code extension that facilitates seamless hardware design and FPGA testing.

Throughout this course, participants will embark on a comprehensive learning journey. Starting with the setup of the Lushy Lab extension, learners will progress through the fundamentals of Digital Logic Design (DLD), gaining a solid foundation for the subsequent exploration of Verilog, a hardware descriptive language crucial for expressing complex hardware designs. Moving beyond theory, students will engage in practical hands-on experiences, crafting their own games from scratch, including popular titles like Pong. The curriculum also encompasses interfacing with peripherals like VGA (Video Graphic Array) for screen display and keyboards for user control.

#### **System Context Of Project**



# 02 Getting Setup For Lushay Lab

Getting Setup Of Lushy Lab Extension On VS Code.

#### **Step 01: OSS-CAD-Suite**

- OSS-CAD-Suite is a project managed by the yosys
- enabling users to visually set up and execute the operating system toolchain.

**OSS-CAD-Suite Installation Link:** 

https://github.com/YosysHQ/oss-cad-suite-build/releases/download/2023-04-06/oss-cad-suite-linux-x64-20230406.
tgz

You can use the above link for OSS-CAD-Suite installation.

#### Step 02: Lushay Lab Extension Installation In VS Code

 Second step is to open up the VSCode and go to the Extensions tab and install the Lushay code.



Choose the recently extracted OSS-CAD-Suite folder specifically, the folder named "oss-cad-suite" containing the "bin" subfolder.





## 03

# FPGA Porting.

Implement Logic with VS code Lushy lab Extension and Ported on FPGA

#### **FPGA Porting**

#### **Step 01: Write Verilog Code**

Make the folder i.e Counter and create verilog file i.e counter.v. and copy the below just for the reference.

```
always @(posedge clk) begin
         ledCounter <= 6'b111111;</pre>
```

#### **FPGA Porting.**

#### Step 02: Create .cst file

When .cst is created on VS Code. this type of interface will be open for constraints. Now click on "Add From Template".



#### **FPGA Porting**

Next you have to select clk, and led and then click "add constraint".



#### **FPGA Porting.**

#### **Step 03: Synthesis And PNR**

Now click on the bottom right hand side called "fpga toolchain"



Now click on "build only" which starts synthesis and pnr



#### **FPGA Porting.**

#### **Step 04: Program FPGA**

Now After completing the "build only" step successfully bitstream have generated with .fs extension file now it's time to program onto the FPAG. Now again click on the bottom right side "FPGA toolchain" button and hit the "program only" option just below the "build only" option.

If it show's the error message of the "FTDI port not found" then run this command on terminal.

curl -sSL

https://raw.githubusercontent.com/lushaylabs/openfpgaloader-ubuntufix/main/setup.sh | sh



04

### Exercise.

Exercise Task.

#### Exercise.

Now Add button on the counter logic and make the counter which depend on the button.

#### **Testimonial**

#### **Author:**

Abdul Muheet Ghani, Research Assistant at MERL-UITU.

#### <u>Under The Supervision Of:</u>

<u>Dr.Ali Ahmed</u> (Team Lead MERL). <u>Sajjad Ahmed</u> (Research Associate)

<u>Sponsored By:</u> Edmund from <u>Symbiotic EDA</u>. for sponsoring FPGA.

<u>Thanks:</u> <u>Lushay Lab</u> (They've provided crucial resources and guidance throughout the project), Also thanks to Slidesgo.

#### **Future Work**

This is version 1.0 of our course. We will continue this training and very soon release further versions. For any questions or to stay connected with us.

Github: Abdul Muheet Ghani.

Gmail: <u>Dr.Ali Ahmed.</u> <u>Sajjad Ahmed.</u> <u>Abdul Muheet Ghani.</u>